BODY HEIGHT | 0.140 INCHES MINIMUM AND 0.180 INCHES MAXIMUM |
BODY LENGTH | 0.660 INCHES MINIMUM AND 0.785 INCHES MAXIMUM |
BODY WIDTH | 0.220 INCHES MINIMUM AND 0.280 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-116 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 2 FLIP-FLOP, CLOCKED AND 2 FLIP-FLOP, R-S-T, MASTER SLAVE |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND LOW POWER AND W/ENABLE AND EDGE TRIGGERED AND MEDIUM SPEED |
INCLOSURE CONFIGURATION | DUAL-IN-LINE |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | DUAL 4 INPUT |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 31.0 MILLIWATTS |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | -1.5 VOLTS MINIMUM POWER SOURCE AND 5.5 VOLTS MAXIMUM POWER SOURCE |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL TYPE AND QUANTITY | 14 PRINTED CIRCUIT |
TERMINAL SURFACE TREATMENT | SOLDER |
TEST DATA DOCUMENT | 96906-MIL-STD-883 STANDARD (INCLUDES INDUSTRY OR ASSOCIATION STANDARDS, INDIVIDUAL MANUFACTUREER STANDARDS, ETC.). |
TIME RATING PER CHACTERISTIC | 60.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 60.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |