BODY HEIGHT | 0.030 INCHES MINIMUM AND 0.070 INCHES MAXIMUM |
BODY LENGTH | 0.240 INCHES MINIMUM AND 0.275 INCHES MAXIMUM |
BODY WIDTH | 0.240 INCHES MINIMUM AND 0.260 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-86 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 3 GATE, NAND |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND HIGH SPEED AND W/TOTEM POLE OUTPUT |
INCLOSURE CONFIGURATION | FLAT PACK |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | TRIPLE 3 INPUT |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 594.0 MILLIWATTS |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
PRECIOUS MATERIAL | GOLD |
PRECIOUS MATERIAL AND LOCATION | TERMINAL SURFACE GOLD |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TEST DATA DOCUMENT | 03640-6088528 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
TIME RATING PER CHACTERISTIC | 10.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 10.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |