BODY HEIGHT | 0.140 INCHES MINIMUM AND 0.180 INCHES MAXIMUM |
BODY LENGTH | 0.660 INCHES MINIMUM AND 0.785 INCHES MAXIMUM |
BODY WIDTH | 0.220 INCHES MINIMUM AND 0.280 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-116 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 2 FLIP-FLOP, J-K, CLOCKED AND 2 FLIP-FLOP, J-K, MASTER SLAVE AND 2 FLIP-FLOP, PULSE TRIGGERED |
FEATURES PROVIDED | MONOLITHIC AND HERMETICALLY SEALED AND HIGH SPEED AND POSITIVE OUTPUTS AND W/CLEAR AND W/ENABLE |
INCLOSURE CONFIGURATION | DUAL-IN-LINE |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | DUAL 4 INPUT |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 200.0 MILLIWATTS |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL TYPE AND QUANTITY | 14 PRINTED CIRCUIT |
TERMINAL SURFACE TREATMENT | SOLDER |
TEST DATA DOCUMENT | 94580-10030174 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
TIME RATING PER CHACTERISTIC | 21.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 27.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |