BODY HEIGHT | 0.035 INCHES MINIMUM AND 0.050 INCHES MAXIMUM |
BODY LENGTH | 0.250 INCHES MINIMUM AND 0.260 INCHES MAXIMUM |
BODY WIDTH | 0.140 INCHES MINIMUM AND 0.150 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | T0-84 JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 4 GATE, NAND |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND LOW POWER AND 1-PHASE |
INCLOSURE CONFIGURATION | FLAT PACK |
INCLOSURE MATERIAL | GLASS AND METAL |
INPUT CIRCUIT PATTERN | QUAD 2 INPUT |
OPERATING TEMP RANGE | +0.0 TO 75.0 CELSIUS |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 16.0 MILLIWATTS |
PRECIOUS MATERIAL | GOLD |
PRECIOUS MATERIAL AND LOCATION | TERMINALS GOLD AND BODY GOLD |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL SURFACE TREATMENT | GOLD |
TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
TIME RATING PER CHACTERISTIC | 60.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 60.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |