BODY HEIGHT | 0.008 INCHES MINIMUM AND 0.100 INCHES MAXIMUM |
BODY LENGTH | 0.337 INCHES MINIMUM AND 0.350 INCHES MAXIMUM |
BODY WIDTH | 0.200 INCHES MINIMUM AND 0.300 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | -0-004-AA JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 4 GATE, NAND |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND POSITIVE OUTPUTS AND MEDIUM POWER AND MEDIUM SPEED |
INCLOSURE CONFIGURATION | FLAT PACK |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | QUAD 2 INPUT |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 112.0 MILLIWATTS |
SPECIAL FEATURES | FORMED LEADS |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | -1.5 VOLTS MINIMUM POWER SOURCE AND 5.5 VOLTS MAXIMUM POWER SOURCE |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL TYPE AND QUANTITY | 14 FLAT LEADS |
TERMINAL SURFACE TREATMENT | SOLDER |
TEST DATA DOCUMENT | 82577-932044 STANDARD (INCLUDES INDUSTRY OR ASSOCIATION STANDARDS, INDIVIDUAL MANUFACTUREER STANDARDS, ETC.). |
TIME RATING PER CHACTERISTIC | 22.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 15.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |