BODY HEIGHT | 0.140 INCHES MINIMUM AND 0.180 INCHES MAXIMUM |
BODY LENGTH | 0.755 INCHES MINIMUM AND 0.785 INCHES MAXIMUM |
BODY WIDTH | 0.240 INCHES MINIMUM AND 0.280 INCHES MAXIMUM |
CASE OUTLINE SOURCE AND DESIGNATOR | -0-001-AE JOINT ELECTRON DEVICE ENGINEERING COUNCIL |
DESIGN FUNCTION AND QUANTITY | 1 ADDER, FULL, BINARY |
FEATURES PROVIDED | MONOLITHIC |
INCLOSURE CONFIGURATION | DUAL-IN-LINE |
INCLOSURE MATERIAL | CERAMIC AND GLASS |
INPUT CIRCUIT PATTERN | 9 INPUT |
OPERATING TEMP RANGE | -55.0 TO 125.0 CELSIUS |
OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
MAXIMUM POWER DISSIPATION RATING | 550.0 MILLIWATTS |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |
STORAGE TEMP RANGE | -65.0 TO 150.0 CELSIUS |
TERMINAL TYPE AND QUANTITY | 16 PRINTED CIRCUIT |
TERMINAL SURFACE TREATMENT | SOLDER |
TEST DATA DOCUMENT | 97942-128C921 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
TIME RATING PER CHACTERISTIC | 20.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 20.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |